MODIFICATION OF n-Si CHARACTERISTICS BY ANNEALING AND COOLING AT DIFFERENT RATES

SUBHI K. SALIH\textsuperscript{a}, HIKMAT S. HILAL\textsuperscript{a,*}, IYAD A. SA’DeddIN\textsuperscript{a}, ELISABETH SELLIER\textsuperscript{b} and GUY CAMPET\textsuperscript{b}

\textsuperscript{a}College of Sciences, An-Najah N. University, P.O. Box 7, West Bank, Palestine;
\textsuperscript{b}Institut de Chimie de la Matiere Condensee de Bordeaux du CNRS, Chateau Brivazac,
avenue du Dr. A. Schweitzer, 33608 Pessac, France

(Received 30 December 2002; In final form 21 March 2003)

The effect of annealing of the n-Si semiconductor on its characteristics in photoelectrochemical systems has been investigated. The annealing improved the dark current density vs. potential plots. The surface was improved by annealing, as manifested by SEM results. The effect of the cooling rate on preheated n-Si wafers was also investigated. It was found that the slowly cooled electrodes gave better dark current density vs. potential plots, for samples annealed at lower than 550°C. For samples annealed at higher temperatures, quenching gave better dark-current density vs. potential plots. SEM measurements showed parallel results to these findings. Enhanced surface textures were observed for slowly cooled wafers from temperatures below 550°C. Samples quenched from temperatures above 550°C showed better surfaces than slowly cooled counterparts.

Keywords: n-Si; Annealing; Cooling rate; J-V plots; SEM

1 INTRODUCTION

Semiconductor (SC) surface enhancement can be obtained by annealing the wafer. Annealing of SC wafers leads to enhancement of their efficiency in the PEC solar cells [1].

Crystal imperfection is a common feature associated with elevated heating. In metallic conductors, the heat imperfection causes expansions and conductivity lowering behavior in the crystal. The rate of cooling of heated metal crystals affects the crystal properties. Quenching of heated aluminum rods prevents contraction to their original length [2]. Metastable spheres in the heated crystal will be deprived of any energy that is needed for return. Alternatively, slow cooling would allow the return of metastable spheres to their original positions. Therefore, it is assumed that slow cooling improves crystallinity.

Literature shows how annealing SC wafers improves their crystallinity [1, 3-8]. Slow cooling of annealed SC wafers is also reported to enhance crystallinity [9-13]. It has also been found that the dark current could be greatly reduced through rapid thermal annealing of porous silicon SC [14].
By improving crystallinity, the SC wafer treatment should improve its characteristics at the solid/liquid interface in PEC. If the annealed SC is slowly cooled, it would retain its original order, with fewer imperfections. If quenched, the annealed crystal would become more imperfect.

In our efforts to enhance the efficiency of light to electricity onto SC surfaces, we hereby present a convenient method to enhance the band-edge and surface structures of monocrystalline commercially made SCs for the purpose of enhancing their PEC characteristics.

2 EXPERIMENTAL

2.1 Materials

LiClO₄, K₃Fe(CN)₆ and K₄Fe(CN)₆ were purchased from Aldrich. All organic solvents (methanol, dichloromethane, DMF) were obtained from Riedel-DeHaën in a pure form.

2.2 Equipment

J-V plots were measured using a computerized PAR 263A potentiostat. A three-electrode one-compartment photoelectrochemical cell, equipped with a platinum counter electrode, SCE reference, was used. Fe(CN)₆³⁻/⁴⁻ (0.05 M K₃Fe(CN)₆, 0.05 M K₄Fe(CN)₆) was used as a redox couple in distilled water with (pH 6.5), and LiClO₄ as a supporting electrolyte. N₂ was bubbled through the solution at least 5 min before each experiment, and was kept to bubble above the solution during the experiment to minimize contamination with air. SEM measurements were conducted using a JEOL 2000 FX electron microscope.

2.3 Wafer Annealing

Annealing was conducted using a thermostated horizontal tube furnace. A closed clay crucible, with the SC wafer inside, was inserted in a long stainless steel cylinder and the assembly was placed inside the furnace under an N₂ stream. The temperature was set and kept at the desired level (400, 500, 600 or 700 °C) for an extra 20 min. Cooling was then started. Quenching was conducted by dipping the stainless steel cylinder into enough amounts of water. The room temperature was reached within one minute. Slow cooling was conducted in a stepwise process. In each step, the temperature setting was lowered by 50 degrees and allowed to settle for 20 min. Depending on the starting annealing temperature, a total of 8–12 hours was needed for slow cooling to occur.

2.4 Electrode Fabrication

Mono-crystalline (111) single-surface polished n-Si wafers, with 300-500 ohm-cm resistivity, were used. The thickness was ~300 μm. The n-Si electrodes were fabricated as follows: the wafer was cut into small pieces (~0.1 cm²). The pieces were then annealed at the desired temperatures. After cooling to room temperature, the piece was mounted to a copper plate (welded to a copper wire), using Ga–In eutectic on both the copper plate and the semiconductor unpolished (back) face [15]. The copper wire was Teflon-insulated. The exposed Cu and Ga–In eutectic with semiconductor edges of the electrode were then sealed with epoxy cement, leaving only the electrode polished mirror face exposed to the solution.
The electrodes were left to dry for at least 24 hours at room temperature under nitrogen, before rinsing with methanol and drying with a slow stream of \( \text{N}_2 \).

All electrodes were etched, prior to use, with HF solution (49% by mass), as shown earlier [16]. The electrode was immersed in the HF solution for about 20 s, rinsed with distilled water, and then washed with methanol. The above process was repeated three times to remove undesirable oxides and obtain a shiny mirror surface.

3 RESULTS

n-Si wafers were treated by heating and cooling. The wafers were heated to a desired temperature (400 °C, 500 °C, 600 °C, 700 °C, or 800 °C). Cooling of heated wafers to room temperature (25 °C) was done using two different methods, quenching and slow cooling. Dark \( J-V \) plots and SEM measurements of surface probed the effect of treatment on the SC characteristics.

3.1 Dark \( J-V \) Plot Enhancement of n-Si Samples

3.1.1 Annealing Effect on n-Si Characteristics

The n-Si samples were heated, to different temperatures, and then cooled (slowly or by quenching) to room temperatures. The heated samples showed better dark \( J-V \) plots than the untreated samples.

Figure 1 shows better dark \( J-V \) plots for quenched samples than for the untreated counterparts. The quenched samples, from heating temperatures of 600 °C and 700 °C, showed the best \( J-V \) plots. In fact, we will observe that the best dark \( J-V \) plots was obtained with the highest annealing temperature. Better dark \( J-V \) plots for slowly cooled samples were also obtained, compared to untreated ones, as shown in Figure 2, but in this case the plot quality was independent of annealing temperature.

3.1.2 Effect of Rate of Cooling from Temperatures Below 550 °C

Figures 3 and 4 show dark \( J-V \) plots measured for slowly cooled and quenched samples from 400 °C and 500 °C, respectively. We notice that slowly cooled samples showed better dark \( J-V \) plots than quenched counterparts. In fact we established that such behavior occurs provided that the heating temperature does not exceed 550 °C.

3.1.3 Effect of Rate of Cooling from Temperatures Above 550 °C

Contrary to the lower temperature range, the quenched samples showed better dark \( J-V \) plots than the slowly cooled ones (Figs. 5 and 6).

3.2 SEM Results

The surface quality is a key factor in SC performance in photoelectrochemical (PEC) systems. SEM is helpful to study the surface quality.
FIGURE 1. Dark J–V plots for (a) unheated n-Si. Quenched n-Si samples from (b) 400°C, (c) 500°C, (d) 600°C, and (e) 700°C. All J–V measurements were conducted in water/LiClO₄/K₄[Fe(CN)₆]/K₃[Fe(CN)₆] at 25°C.
FIGURE 2  Dark j–V plots for (a) unheated n-Si. Slowly cooled n-Si samples from (b) 400 °C, (c) 500 °C, (d) 600 °C, and (e) 700 °C. All j–V measurements were conducted in water/LiClO₄/K₃[Fe(CN)₆]/K₄[Fe(CN)₆] at 25 °C.
FIGURE 3 Dark J–V plots of (a) slowly cooled and (b) quenched n-Si samples from 400°C. All J–V measurements were conducted in water/LiClO$_4$/K$_{4}$[Fe(CN)$_6$]/K$_{3}$[Fe(CN)$_6$] at 25°C.
FIGURE 4 Dark J-V plots of (a) slowly cooled and (b) quenched n-Si from 500 °C. All J-V measurements were conducted in water/LiClO$_4$/K$_3$[Fe(CN)$_6$]/K$_4$[Fe(CN)$_6$] at 25 °C.
FIGURE 5  Dark j-V plots of (a) slowly cooled and (b) quenched n-Si from 600°C. All j-V measurements were conducted in water/LiClO4/K₄[Fe(CN)₆]/K₃[Fe(CN)₆] at 25°C.
FIGURE 6 Dark J–V plots of (a) slowly cooled and (b) quenched n-Si from 700 °C. All J–V measurements were conducted in water/LiClO$_4$/K$_4$[Fe(CN)$_6$]/K$_3$[Fe(CN)$_6$] at 25 °C.
3.2.1 Effect of SC Heating on SEM Results

SEM results for Si samples, annealed and then cooled to room temperature, showed better quality surfaces than untreated counterparts. This was evident in both quenching and slow cooling processes.

Figure 7 shows SEM results for untreated n-Si surface. The surface has many islands and aggregates. In the case of quenched samples, better SEM surface quality is obtained. SEM indicates that n-Si surfaces, quenched from 400°C, are rough, but to a lesser extent than untreated ones (Fig. 8). Heating to 600°C reduces the surface roughness, as observed for the quenched n-Si surface (Fig. 9). The n-Si wafer, quenched from 700°C, (Fig. 10), shows a clearer surface with no islands, aggregates, or cracks. SEM thus indicates that for all quenched surfaces, higher heating temperatures give better n-Si surfaces.

SEM results show better surfaces for slowly cooled n-Si samples, than for the untreated samples. For the n-Si sample, slowly cooled from 400°C, SEM shows only one small aggregate on the surface, indicating a high surface quality (Fig. 11). SEM shows a rough surface...
for the slowly cooled sample from 600 °C (Fig. 12). The surface of the slowly cooled sample is still far better than the untreated surface, as appears from Figure 13.

3.2.2 Effect of Rate of Cooling from Temperatures below 550 °C
SEM results show that slowly cooled samples, from temperatures below 550 °C, have better surface quality than the quenched samples from the same temperature.

3.2.3 Effect of Rate of Cooling from Temperatures above 550 °C
Above 550 °C the quenched samples show better surface quality than the slowly cooled ones.

3.3 Consistency Between Dark \( J-V \) Plot and SEM Data
SEM results are consistent with \( J-V \) plot results. In each case, annealing enhanced the n-Si samples. Furthermore, the samples slowly cooled from 550 °C or lower showed better \( J-V \)
plots and better SEM results than their quenched counterparts. Samples quenched from temperatures above 550 °C showed better J–V plots and SEM results than their slowly cooled counterparts.

4 DISCUSSION

The search for improved SC characteristics is an active area. Different literature techniques have been reported for this purpose. Coating with metallic thin layers has been reported [18]. Coating with other semiconducting materials is also known [19, 20]. Electroactive material coating was reported [17]. Thin films of polymer coatings are also reported [21], in addition to many other techniques. In this paper, a simple technique is presented to improve crystallinity and J–V plot quality of n-Si.

Many valuable semiconductors have crystalline diamond or zinc-blend lattice structures. The crystallinity of these structures may be affected by various factors that cause
defects [22]. In here, the enhancement effect of annealing and rate of cooling on n-Si physical characteristics will be reasoned.

4.1 Effect of Annealing

Annealing of semiconductor wafers enhances the crystal homogeneity, quality, performance and reliability. Annealing also reduces defects, and lowers surface roughness. This has been reported in the literature.

It has been shown that photothermal processing can provide better performance and higher reliability of SC devices [3]. Fujioka et al. demonstrated that annealing SC in ultra-high vacuum chambers at about 700 °C effectively lowers the SC surface roughness [4]. Plane defects were lowered by annealing [5]. Thermal annealing plays an important role in the crystallization process of homogeneous ultra-thin a-Si:H sub-layers [6]. Das et al. showed that, for thin films of n-InSe, surface treatment such as etching and annealing leads to an increase in the efficiency of the PEC solar cells, at a pH value of 6.2 [1]. Kitatani et al. [7] improved the crystal quality of highly strained GaInNAs/GaAs double quantum well structure, by developing a
layer-by-layer annealing procedure. Also T. Kitatani et al. [8] improved the optical properties of GaInNAs by thermal annealing. From these reports it is obvious that annealing SC improves the crystal structure, and would consequently improve the SC in PEC studies.

In this work, it was found that the annealed n-Si samples (at annealing temperatures in the range 400–700 °C) give better dark J–V plots than their untreated counterparts. The improvement of dark J–V plots, obtained by annealing n-Si, can be explained as follows: annealing the n-Si samples reduces the crystal defects, dislocation density, and surface roughness, and hence will improve the crystallinity, which will in turn improve the dark J–V plots. The annealed n-Si samples gave smoother dark J–V plots with better onset potential ($V_{\text{onset}}$). The values of current densities for annealed samples were higher than those for untreated samples. This is consistent with literature reports [1, 3–8].

In this regard, one should explain why crystal defects and surface roughness inhibit dark current occurrence. With higher crystal disorder, especially at the surface, the surface states dominate. Such surface states would inhibit the majority carrier transfer across the SC/liquid interface [23]. Such inhibition will lower the dark current density. Annealing reduces the surface state density by improving SC crystallinity, and therefore enhances dark current density.

![SEM for slowly cooled sample of n-Si from 400 °C with scale of 5 μm.](image-url)
In addition to lowering dislocation and defect densities, annealing may improve the SC properties by increasing the homogeneity in doping density distribution in the SC bulk because of maximizing randomness [24]. The enhancement of dark current density, observed by annealing n-Si in this work, can therefore be understood.

Convincing evidence for this discussion comes from SEM results. The heated n-Si samples exhibit lower surface roughness than the unheated samples. This result supports the discussion that heating SC improves dark J–V plots by lowering surface state densities.

4.2 Effect of Cooling Rate

Many SC crystal parameters are affected by cooling rates. Examples of such parameters are: composition, uniformity, growth, film thickness, and luminescence properties. The dislocation density and concentration of structural defects also depend on the cooling rate of SC crystals. A uniform film growth of Si from Cu-Si solution, with constant temperature gradient distribution, at the cooling rate of 0.1 °C/s and 0.05 °C/s (low cooling rate), was
possible [9]. Nishijima et al. [10] succeeded in obtaining an InGaAs crystal with a uniform composition in the growth direction by adjusting the cooling rate of the growth zone to be 0.2 °C/h (low cooling rate). Tachikawa and Mori [11] found that slow cooling of InP/Si hetero-epitaxial crystals heated at 650 °C reduces the dislocation density in the crystal. Sembian et al. [12] reported that slow cooling of SiGe, grown using liquid phase epitaxy onto Si, gave lower threading dislocation densities. They also found that with a slower cooling rate, the dislocation-assisted photoluminescence intensity was lowered, whereas the transverse optical phonon and the no-phonon photoluminescence intensity was higher. Kulakov et al. [13] reported that with higher cooling rates, higher surface phase shifts were observed in Si samples. These findings indicate that slow cooling improves SC crystallinity, lowers dislocation density, and enhances PEC efficiencies. The results obtained in this work are consistent with literature, as discussed here.

4.2.1 Effect of Cooling from Temperatures Below 550 °C

Literature reports [9–14] show that slow cooling of heated SC samples improved their crystallinity by affecting their dislocation density and structural defect concentration. Slow cooling also improves composition uniformity and luminescence properties. In this work, it is found that slowly cooled n-Si samples, from temperatures below 550 °C, had better dark J–V plots than their quenched counterparts. Therefore the improvement of dark J–V plots of slowly cooled samples can be understood. The consistency with the literature reports is obvious.

The dark J–V plot of the untreated sample was not smooth, with high $V_{\text{onset}}$ compared to other heated samples. This is presumably due to higher defect density in the untreated sample. Annealing the sample provides atoms with enough energy to overcome the forward energy barrier and to move from stable positions to new metastable positions. Therefore, annealing reduces the structural defect density in the crystal, and increases the dopant homogeneity. On cooling, metastable atoms tend to move back to their stable positions. Slow cooling of the crystal allows enough time for most metastable atoms of the heated sample to return to equilibrium positions at the storage temperature [2]. This in turn would minimize structural defects, presumably created during growth, and dislocations created during annealing. On the other hand, quenched samples may retain the atoms in their new metastable posi-
tions after annealing. Quenching would deprive the metastable atoms from any pathways to return to their stable positions. The defect density in quenched samples will therefore be greater than their slowly cooled counterparts. In short, slow cooling reduces the surface state density. Such an effect improves SC composition, and therefore enhances dark current density.

Consistently with that, SEM results showed that the slowly cooled n-Si sample from 400°C exhibited lower surface roughness than its quenched counterpart. This result supports the discussion shown above.

4.2.2 Effect of Cooling from Temperatures above 550°C

Increasing the annealing temperature results in removal of point defects, such as vacancies, and reduces the concentration of impurity interstitials at the surface. This is due to dopant diffusion in the SC bulk. When SC annealing is conducted at temperatures above 550°C, for prolonged times, dislocations are formed, and the dopant concentration at the surface will be lowered [25]. Thus long-time annealing (slow cooling) of SC affects the sample crystallinity, which will in turn affect the SC surface roughness and its dark J-V plots. In this work, quenched n-Si samples, from temperatures above 550°C, had better dark J-V plots than their slowly cooled counterparts.

The dark J-V plot improvement of quenched samples can be explained. The quenched sample dark J-V plots are better than those of slowly cooled ones. This is due to high dislocation density in slowly cooled samples. Slow cooling of annealed n-Si samples allows longer exposure to higher temperatures. Diffusion of impurities will therefore increase. Such diffusion is represented by vacancy and interstitial diffusion, in addition to self diffusion of Si atoms. This in turn causes the formation of dislocations in addition to point-defects in slowly cooled samples. Thus exposure of n-Si to annealing temperatures above 550°C for longer times would increase dislocation and point-defect densities. The presence of a high density of dislocation and point defects affects sample crystallinity. Consequently, the surface state density increases at the SC/liquid interface, and lowers the quality of dark J-V plots. On the other hand, quenching of annealed samples from temperatures above 550°C would prevent other diffusion mechanisms that may occur. Thus fewer dislocations or point-defects will be formed. In conclusion, quenching of n-Si samples from temperatures above 550°C improves the n-Si crystallinity, and consequently the dark J-V plots.

These discussions have direct supporting evidence from SEM. The n-Si sample, quenched from 600°C, exhibits lower surface roughness than the slowly cooled counterparts. As stated earlier, the lower roughness is an indicator of lower dislocations and lower point-defect densities.

Work is underway here to study the effects of the cooling rate on characteristics of other SC materials.

5 CONCLUSIONS

Annealing n-Si wafers enhances their characteristics at the solid/liquid interface in PEC experiments, as exhibited in dark J-V plot improvement. Slow cooling of annealed samples from 550°C or lower further enhances PEC characteristics. With higher annealing temperatures, quenching gives better results than slow cooling. SEM results confirmed all PEC study results. It is therefore possible to enhance semiconductor characteristics at the solid/liquid interface in addition to their surface characteristics by controlling annealing temperatures and rates of cooling.
Acknowledgements

The authors wish to acknowledge help from the scanning electron microscopy facility at ICMCB, University of Bordeaux, France. Technical assistance from colleagues at An-Najah N. University is acknowledged. Helpful discussions from Dr. Ayman Daoud and Dr. Mosa Hasan are also appreciated. Assistantships from EGIDE offices, France, are also acknowledged.

References

[15] Hilal, H., Turner, J. and Frank, A. Tailoring the energetics and kinetics of interfacial charge transfer at the semiconductor/liquid junction: Chemically modified n-GaAs, unpublished observations.